Szczegóły publikacji
Opis bibliograficzny
Multilevel single-phase diode-clamped voltage inverter having a minimized number of transistor / Akademia Górniczo-Hutnicza im. Stanisława Staszica w Krakowie ; wynalazca: STALA Robert. — Int.Cl.: H02M 7/487(2007.01). — European Patent Office. — Opis zgłoszeniowy wynalazku ; EP4362312A1 ; Opubl. 2024-05-01. — Zgłosz. nr EP22213677A z dn. 2022-12-15
Autor
Słowa kluczowe
Dane bibliometryczne
| ID BaDAP | 153393 |
|---|---|
| Data dodania do BaDAP | 2024-06-05 |
| Tekst źródłowy | URL |
| Rok publikacji | 2024 |
| Typ publikacji | zgłoszenie patentowe |
| Otwarty dostęp |
Abstract
The subject of the invention is a multilevel single-phase diode-clamped voltage inverter having a minimized number of transistors, enabling multilevel modulation of output voltage, created by modifying a classic NPC-type inverter. The modification of a classic solution of the diode-clamped NPS system has been implemented by adding an additional system composed of a capacitive divider constituting a serial connection of capacitors C3 and C4 and two legs, each including one bidirectional controlled switch (S9 and S10), that connect a common connection point of the capacitors C3 and C4 to individual phase legs of the NPC inverter. The inverter according to the invention is implemented in four versions. In a first and a second version, the capacitive divider of the additional system replaces one of the capacitors of the input divider of the NPC inverter, and in a third and a fourth version it is connected in parallel to one of the capacitors of the input divider of the NPC inverter. The voltage between the phases of the system, which is the voltage difference of two legs of the system, can take values: UIN, 4UIN/3, UIN/2, UIN/4, 0, - UIN/4, - UIN/2, -4 UIN/3, -UIN, that is, at 9 levels.