Szczegóły publikacji
Opis bibliograficzny
Noise optimization of fast charge sensitive amplifier in submicron technology for low power application / R. SZCZYGIEŁ, P. GRYBOŚ, P. MAJ // W: MIXDES 2008 : MIXed DESign of integrated circuits and systems : proceedings of the 15th international conference : Poznań, Poland, 19–21 June, 2008 / ed. Andrzej Napieralski. — Łódź : Department of Microelectronics and Computer Science, Technical University of Łódź, cop. 2008 + CD-ROM. — ISBN: 83-922632-7-8. — S. 81–84. — Bibliogr. s. 84, Abstr. — W bazie Web of Science ISBN: 978-83-922632-7-2
Autorzy (3)
Dane bibliometryczne
| ID BaDAP | 39660 |
|---|---|
| Data dodania do BaDAP | 2008-07-14 |
| Rok publikacji | 2008 |
| Typ publikacji | materiały konferencyjne (aut.) |
| Otwarty dostęp |
Abstract
Charge sensitive amplifiers (CSA) are widely used in processing the signals from particle and X-ray detectors in different imaging techniques in medicine, biology, material science or physics. The requirements for imaging techniques are going in the direction of dense array of sensors, with fast and low power readout electronics designed in submicron CMOS technology. One of the critical parameters of the front-end electronics is its low noise performance, which for given application depends on many factors: sensor parameters, readout electronics architecture, technology used and power budget. For CSA the dominant noise contribution comes from input MOS transistor which often operates in weak or moderate inversion region due to strict power limitation. Using the EKV MOS transistor model one can take into account all important transistors parameters during noise optimisation process and calculate the optimum transistor dimensions and the minimum noise level for given detector - readout electronics configuration. We present both the methodology of noise optimisation and the results of noise simulation for low power, high density array of CSA design in submicron technology for application in large matrix of pixel hybrid detectors.